Offset Reduction Techniques in High-Speed Analog-To-Digital Converters: Analysis, Design and Tradeoffs (2009)
Offset Reduction Techniques in High-Speed Analog-To-Digital Converters: Analysis, Design and Tradeoffs (2009)
In stock
Couldn't load pickup availability
Offset Reduction Techniques in High-Speed Analog-to-Digital Converters analyzes, describes the design, and presents test results of Analog-to-Digital Converters (ADCs) employing the three main high-speed architectures: flash, two-step flash and folding and interpolation. The advantages and limitations of each one are reviewed, and the techniques employed to improve their performance are discussed.
Product Information
Product Information
Offset Reduction Techniques in High-Speed Analog-to-Digital Converters analyzes, describes the design, and presents test results of Analog-to-Digital Converters (ADCs) employing the three main high-speed architectures: flash, two-step flash and folding and interpolation. The advantages and limitations of each one are reviewed, and the techniques employed to improve their performance are discussed.
Share
